LLVM 22.0.0git
X86TargetMachine.cpp
Go to the documentation of this file.
1//===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the X86 specific subclass of TargetMachine.
10//
11//===----------------------------------------------------------------------===//
12
13#include "X86TargetMachine.h"
16#include "X86.h"
18#include "X86MacroFusion.h"
19#include "X86Subtarget.h"
20#include "X86TargetObjectFile.h"
22#include "llvm-c/Visibility.h"
24#include "llvm/ADT/StringRef.h"
36#include "llvm/CodeGen/Passes.h"
38#include "llvm/IR/Attributes.h"
39#include "llvm/IR/DataLayout.h"
40#include "llvm/IR/Function.h"
41#include "llvm/MC/MCAsmInfo.h"
43#include "llvm/Pass.h"
51#include <memory>
52#include <optional>
53
54using namespace llvm;
55
56static cl::opt<bool> EnableMachineCombinerPass("x86-machine-combiner",
57 cl::desc("Enable the machine combiner pass"),
58 cl::init(true), cl::Hidden);
59
60static cl::opt<bool>
61 EnableTileRAPass("x86-tile-ra",
62 cl::desc("Enable the tile register allocation pass"),
63 cl::init(true), cl::Hidden);
64
66 // Register the target.
69
111}
112
113static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
114 if (TT.isOSBinFormatMachO()) {
115 if (TT.isX86_64())
116 return std::make_unique<X86_64MachoTargetObjectFile>();
117 return std::make_unique<TargetLoweringObjectFileMachO>();
118 }
119
120 if (TT.isOSBinFormatCOFF())
121 return std::make_unique<TargetLoweringObjectFileCOFF>();
122
123 if (TT.isX86_64())
124 return std::make_unique<X86_64ELFTargetObjectFile>();
125 return std::make_unique<X86ELFTargetObjectFile>();
126}
127
128static Reloc::Model getEffectiveRelocModel(const Triple &TT, bool JIT,
129 std::optional<Reloc::Model> RM) {
130 bool is64Bit = TT.isX86_64();
131 if (!RM) {
132 // JIT codegen should use static relocations by default, since it's
133 // typically executed in process and not relocatable.
134 if (JIT)
135 return Reloc::Static;
136
137 // Darwin defaults to PIC in 64 bit mode and dynamic-no-pic in 32 bit mode.
138 // Win64 requires rip-rel addressing, thus we force it to PIC. Otherwise we
139 // use static relocation model by default.
140 if (TT.isOSDarwin()) {
141 if (is64Bit)
142 return Reloc::PIC_;
143 return Reloc::DynamicNoPIC;
144 }
145 if (TT.isOSWindows() && is64Bit)
146 return Reloc::PIC_;
147 return Reloc::Static;
148 }
149
150 // ELF and X86-64 don't have a distinct DynamicNoPIC model. DynamicNoPIC
151 // is defined as a model for code which may be used in static or dynamic
152 // executables but not necessarily a shared library. On X86-32 we just
153 // compile in -static mode, in x86-64 we use PIC.
154 if (*RM == Reloc::DynamicNoPIC) {
155 if (is64Bit)
156 return Reloc::PIC_;
157 if (!TT.isOSDarwin())
158 return Reloc::Static;
159 }
160
161 // If we are on Darwin, disallow static relocation model in X86-64 mode, since
162 // the Mach-O file format doesn't support it.
163 if (*RM == Reloc::Static && TT.isOSDarwin() && is64Bit)
164 return Reloc::PIC_;
165
166 return *RM;
167}
168
169static CodeModel::Model
170getEffectiveX86CodeModel(const Triple &TT, std::optional<CodeModel::Model> CM,
171 bool JIT) {
172 bool Is64Bit = TT.isX86_64();
173 if (CM) {
174 if (*CM == CodeModel::Tiny)
175 reportFatalUsageError("target does not support the tiny CodeModel");
176 return *CM;
177 }
178 if (JIT)
179 return Is64Bit ? CodeModel::Large : CodeModel::Small;
180 return CodeModel::Small;
181}
182
183/// Create an X86 target.
184///
186 StringRef CPU, StringRef FS,
187 const TargetOptions &Options,
188 std::optional<Reloc::Model> RM,
189 std::optional<CodeModel::Model> CM,
190 CodeGenOptLevel OL, bool JIT)
191 : CodeGenTargetMachineImpl(T, TT.computeDataLayout(), TT, CPU, FS, Options,
192 getEffectiveRelocModel(TT, JIT, RM),
193 getEffectiveX86CodeModel(TT, CM, JIT), OL),
194 TLOF(createTLOF(getTargetTriple())), IsJIT(JIT) {
195 // On PS4/PS5, the "return address" of a 'noreturn' call must still be within
196 // the calling function. Note that this also includes __stack_chk_fail,
197 // so there was some target-specific logic in the instruction selectors
198 // to handle that. That code has since been generalized, so the only thing
199 // needed is to set TrapUnreachable here.
200 if (TT.isPS() || TT.isOSBinFormatMachO()) {
201 this->Options.TrapUnreachable = true;
202 this->Options.NoTrapAfterNoreturn = TT.isOSBinFormatMachO();
203 }
204
205 setMachineOutliner(true);
206
207 // x86 supports the debug entry values.
209
210 initAsmInfo();
211}
212
214
215const X86Subtarget *
217 Attribute CPUAttr = F.getFnAttribute("target-cpu");
218 Attribute TuneAttr = F.getFnAttribute("tune-cpu");
219 Attribute FSAttr = F.getFnAttribute("target-features");
220
221 StringRef CPU =
222 CPUAttr.isValid() ? CPUAttr.getValueAsString() : (StringRef)TargetCPU;
223 // "x86-64" is a default target setting for many front ends. In these cases,
224 // they actually request for "generic" tuning unless the "tune-cpu" was
225 // specified.
226 StringRef TuneCPU = TuneAttr.isValid() ? TuneAttr.getValueAsString()
227 : CPU == "x86-64" ? "generic"
228 : (StringRef)CPU;
229 StringRef FS =
230 FSAttr.isValid() ? FSAttr.getValueAsString() : (StringRef)TargetFS;
231
233 // The additions here are ordered so that the definitely short strings are
234 // added first so we won't exceed the small size. We append the
235 // much longer FS string at the end so that we only heap allocate at most
236 // one time.
237
238 // Extract prefer-vector-width attribute.
239 unsigned PreferVectorWidthOverride = 0;
240 Attribute PreferVecWidthAttr = F.getFnAttribute("prefer-vector-width");
241 if (PreferVecWidthAttr.isValid()) {
242 StringRef Val = PreferVecWidthAttr.getValueAsString();
243 unsigned Width;
244 if (!Val.getAsInteger(0, Width)) {
245 Key += 'p';
246 Key += Val;
247 PreferVectorWidthOverride = Width;
248 }
249 }
250
251 // Extract min-legal-vector-width attribute.
252 unsigned RequiredVectorWidth = UINT32_MAX;
253 Attribute MinLegalVecWidthAttr = F.getFnAttribute("min-legal-vector-width");
254 if (MinLegalVecWidthAttr.isValid()) {
255 StringRef Val = MinLegalVecWidthAttr.getValueAsString();
256 unsigned Width;
257 if (!Val.getAsInteger(0, Width)) {
258 Key += 'm';
259 Key += Val;
260 RequiredVectorWidth = Width;
261 }
262 }
263
264 // Add CPU to the Key.
265 Key += CPU;
266
267 // Add tune CPU to the Key.
268 Key += TuneCPU;
269
270 // Keep track of the start of the feature portion of the string.
271 unsigned FSStart = Key.size();
272
273 // FIXME: This is related to the code below to reset the target options,
274 // we need to know whether or not the soft float flag is set on the
275 // function before we can generate a subtarget. We also need to use
276 // it as a key for the subtarget since that can be the only difference
277 // between two functions.
278 bool SoftFloat = F.getFnAttribute("use-soft-float").getValueAsBool();
279 // If the soft float attribute is set on the function turn on the soft float
280 // subtarget feature.
281 if (SoftFloat)
282 Key += FS.empty() ? "+soft-float" : "+soft-float,";
283
284 Key += FS;
285
286 // We may have added +soft-float to the features so move the StringRef to
287 // point to the full string in the Key.
288 FS = Key.substr(FSStart);
289
290 auto &I = SubtargetMap[Key];
291 if (!I) {
292 // This needs to be done before we create a new subtarget since any
293 // creation will depend on the TM and the code generation flags on the
294 // function that reside in TargetOptions.
296 I = std::make_unique<X86Subtarget>(
297 TargetTriple, CPU, TuneCPU, FS, *this,
298 MaybeAlign(F.getParent()->getOverrideStackAlignment()),
299 PreferVectorWidthOverride, RequiredVectorWidth);
300 }
301 return I.get();
302}
303
307
310 const auto *MFI = MF.getInfo<X86MachineFunctionInfo>();
311 return new yaml::X86MachineFunctionInfo(*MFI);
312}
313
316 SMDiagnostic &Error, SMRange &SourceRange) const {
317 const auto &YamlMFI = static_cast<const yaml::X86MachineFunctionInfo &>(MFI);
318 PFS.MF.getInfo<X86MachineFunctionInfo>()->initializeBaseYamlFields(YamlMFI);
319 return false;
320}
321
323 unsigned DestAS) const {
324 assert(SrcAS != DestAS && "Expected different address spaces!");
325 if (getPointerSize(SrcAS) != getPointerSize(DestAS))
326 return false;
327 return SrcAS < 256 && DestAS < 256;
328}
329
330void X86TargetMachine::reset() { SubtargetMap.clear(); }
331
338
345
346//===----------------------------------------------------------------------===//
347// X86 TTI query.
348//===----------------------------------------------------------------------===//
349
352 return TargetTransformInfo(std::make_unique<X86TTIImpl>(this, F));
353}
354
355//===----------------------------------------------------------------------===//
356// Pass Pipeline Configuration
357//===----------------------------------------------------------------------===//
358
359namespace {
360
361/// X86 Code Generator Pass Configuration Options.
362class X86PassConfig : public TargetPassConfig {
363public:
364 X86PassConfig(X86TargetMachine &TM, PassManagerBase &PM)
365 : TargetPassConfig(TM, PM) {}
366
367 X86TargetMachine &getX86TargetMachine() const {
369 }
370
371 void addIRPasses() override;
372 bool addInstSelector() override;
373 bool addIRTranslator() override;
374 bool addLegalizeMachineIR() override;
375 bool addRegBankSelect() override;
376 bool addGlobalInstructionSelect() override;
377 void addPreLegalizeMachineIR() override;
378 bool addILPOpts() override;
379 bool addPreISel() override;
380 void addMachineSSAOptimization() override;
381 void addPreRegAlloc() override;
382 bool addPostFastRegAllocRewrite() override;
383 void addPostRegAlloc() override;
384 void addPreEmitPass() override;
385 void addPreEmitPass2() override;
386 void addPreSched2() override;
387 bool addRegAssignAndRewriteOptimized() override;
388
389 std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
390};
391
392class X86ExecutionDomainFix : public ExecutionDomainFix {
393public:
394 static char ID;
395 X86ExecutionDomainFix() : ExecutionDomainFix(ID, X86::VR128XRegClass) {}
396 StringRef getPassName() const override {
397 return "X86 Execution Dependency Fix";
398 }
399};
400char X86ExecutionDomainFix::ID;
401
402} // end anonymous namespace
403
404INITIALIZE_PASS_BEGIN(X86ExecutionDomainFix, "x86-execution-domain-fix",
405 "X86 Execution Domain Fix", false, false)
407INITIALIZE_PASS_END(X86ExecutionDomainFix, "x86-execution-domain-fix",
408 "X86 Execution Domain Fix", false, false)
409
411 return new X86PassConfig(*this, PM);
412}
413
420
421void X86PassConfig::addIRPasses() {
423
424 // We add both pass anyway and when these two passes run, we skip the pass
425 // based on the option level and option attribute.
428
430
431 if (TM->getOptLevel() != CodeGenOptLevel::None) {
434 }
435
436 // Add passes that handle indirect branch removal and insertion of a retpoline
437 // thunk. These will be a no-op unless a function subtarget has the retpoline
438 // feature enabled.
440
441 // Add Control Flow Guard checks.
442 const Triple &TT = TM->getTargetTriple();
443 if (TT.isOSWindows()) {
444 if (TT.isX86_64()) {
445 addPass(createCFGuardDispatchPass());
446 } else {
447 addPass(createCFGuardCheckPass());
448 }
449 }
450
451 if (TM->Options.JMCInstrument)
452 addPass(createJMCInstrumenterPass());
453}
454
455bool X86PassConfig::addInstSelector() {
456 // Install an instruction selector.
457 addPass(createX86ISelDag(getX86TargetMachine(), getOptLevel()));
458
459 // For ELF, cleanup any local-dynamic TLS accesses.
460 if (TM->getTargetTriple().isOSBinFormatELF() &&
461 getOptLevel() != CodeGenOptLevel::None)
463
466 return false;
467}
468
469bool X86PassConfig::addIRTranslator() {
470 addPass(new IRTranslator(getOptLevel()));
471 return false;
472}
473
474bool X86PassConfig::addLegalizeMachineIR() {
475 addPass(new Legalizer());
476 return false;
477}
478
479bool X86PassConfig::addRegBankSelect() {
480 addPass(new RegBankSelect());
481 return false;
482}
483
484bool X86PassConfig::addGlobalInstructionSelect() {
485 addPass(new InstructionSelect(getOptLevel()));
486 // Add GlobalBaseReg in case there is no SelectionDAG passes afterwards
487 if (isGlobalISelAbortEnabled())
489 return false;
490}
491
492void X86PassConfig::addPreLegalizeMachineIR() {
493 if (getOptLevel() != CodeGenOptLevel::None) {
495 }
496}
497
498bool X86PassConfig::addILPOpts() {
499 addPass(&EarlyIfConverterLegacyID);
501 addPass(&MachineCombinerID);
503 return true;
504}
505
506bool X86PassConfig::addPreISel() {
507 // Only add this pass for 32-bit x86 Windows.
508 const Triple &TT = TM->getTargetTriple();
509 if (TT.isOSWindows() && TT.isX86_32())
510 addPass(createX86WinEHStatePass());
511 return true;
512}
513
514void X86PassConfig::addPreRegAlloc() {
515 if (getOptLevel() != CodeGenOptLevel::None) {
516 addPass(&LiveRangeShrinkID);
517 addPass(createX86FixupSetCC());
521 }
522
524
528
529 if (getOptLevel() != CodeGenOptLevel::None)
531 else
533}
534
535void X86PassConfig::addMachineSSAOptimization() {
538}
539
540void X86PassConfig::addPostRegAlloc() {
543 // When -O0 is enabled, the Load Value Injection Hardening pass will fall back
544 // to using the Speculative Execution Side Effect Suppression pass for
545 // mitigation. This is to prevent slow downs due to
546 // analyses needed by the LVIHardening pass when compiling at -O0.
547 if (getOptLevel() != CodeGenOptLevel::None)
549}
550
551void X86PassConfig::addPreSched2() {
553 addPass(createKCFIPass());
554}
555
556void X86PassConfig::addPreEmitPass() {
557 if (getOptLevel() != CodeGenOptLevel::None) {
558 addPass(new X86ExecutionDomainFix());
559 addPass(createBreakFalseDeps());
560 }
561
563
565
566 if (getOptLevel() != CodeGenOptLevel::None) {
567 addPass(createX86FixupBWInsts());
570 addPass(createX86FixupInstTuning());
572 }
573 addPass(createX86CompressEVEXPass());
575}
576
577void X86PassConfig::addPreEmitPass2() {
578 const Triple &TT = TM->getTargetTriple();
579 const MCAsmInfo *MAI = TM->getMCAsmInfo();
580
581 // The X86 Speculative Execution Pass must run after all control
582 // flow graph modifying passes. As a result it was listed to run right before
583 // the X86 Retpoline Thunks pass. The reason it must run after control flow
584 // graph modifications is that the model of LFENCE in LLVM has to be updated
585 // (FIXME: https://bugs.llvm.org/show_bug.cgi?id=45167). Currently the
586 // placement of this pass was hand checked to ensure that the subsequent
587 // passes don't move the code around the LFENCEs in a way that will hurt the
588 // correctness of this pass. This placement has been shown to work based on
589 // hand inspection of the codegen output.
592 addPass(createX86ReturnThunksPass());
593
594 // Insert extra int3 instructions after trailing call instructions to avoid
595 // issues in the unwinder.
596 if (TT.isOSWindows() && TT.isX86_64())
598
599 // Verify basic block incoming and outgoing cfa offset and register values and
600 // correct CFA calculation rule where needed by inserting appropriate CFI
601 // instructions.
602 if (!TT.isOSDarwin() &&
603 (!TT.isOSWindows() ||
605 addPass(createCFIInstrInserter());
606
607 if (TT.isOSWindows()) {
608 // Identify valid longjmp targets for Windows Control Flow Guard.
609 addPass(createCFGuardLongjmpPass());
610 // Identify valid eh continuation targets for Windows EHCont Guard.
612 }
614
615 // Insert pseudo probe annotation for callsite profiling
616 addPass(createPseudoProbeInserter());
617
618 // KCFI indirect call checks are lowered to a bundle, and on Darwin platforms,
619 // also CALL_RVMARKER.
620 addPass(createUnpackMachineBundles([&TT](const MachineFunction &MF) {
621 // Only run bundle expansion if the module uses kcfi, or there are relevant
622 // ObjC runtime functions present in the module.
623 const Function &F = MF.getFunction();
624 const Module *M = F.getParent();
625 return M->getModuleFlag("kcfi") ||
626 (TT.isOSDarwin() &&
627 (M->getFunction("objc_retainAutoreleasedReturnValue") ||
628 M->getFunction("objc_unsafeClaimAutoreleasedReturnValue")));
629 }));
630
631 // Analyzes and emits pseudos to support Win x64 Unwind V2. This pass must run
632 // after all real instructions have been added to the epilog.
633 if (TT.isOSWindows() && TT.isX86_64())
635}
636
637bool X86PassConfig::addPostFastRegAllocRewrite() {
639 return true;
640}
641
642std::unique_ptr<CSEConfigBase> X86PassConfig::getCSEConfig() const {
643 return getStandardCSEConfigForOpt(TM->getOptLevel());
644}
645
648 const Register Reg) {
649 const TargetRegisterClass *RC = MRI.getRegClass(Reg);
650 return static_cast<const X86RegisterInfo &>(TRI).isTileRegisterClass(RC);
651}
652
653bool X86PassConfig::addRegAssignAndRewriteOptimized() {
654 // Don't support tile RA when RA is specified by command line "-regalloc".
655 if (!isCustomizedRegAlloc() && EnableTileRAPass) {
656 // Allocate tile register first.
658 addPass(createX86TileConfigPass());
659 }
661}
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static std::unique_ptr< TargetLoweringObjectFile > createTLOF(const Triple &TT)
static Reloc::Model getEffectiveRelocModel()
This file contains the simple types necessary to represent the attributes associated with functions a...
Provides analysis for continuously CSEing during GISel passes.
This file describes how to lower LLVM calls to machine code calls.
DXIL Legalizer
This file declares the IRTranslator pass.
#define F(x, y, z)
Definition MD5.cpp:54
#define I(x, y, z)
Definition MD5.cpp:57
Register Reg
Register const TargetRegisterInfo * TRI
#define T
static cl::opt< bool > EnableMachineCombinerPass("ppc-machine-combiner", cl::desc("Enable the machine combiner pass"), cl::init(true), cl::Hidden)
#define INITIALIZE_PASS_DEPENDENCY(depName)
Definition PassSupport.h:42
#define INITIALIZE_PASS_END(passName, arg, name, cfg, analysis)
Definition PassSupport.h:44
#define INITIALIZE_PASS_BEGIN(passName, arg, name, cfg, analysis)
Definition PassSupport.h:39
This file describes the interface of the MachineFunctionPass responsible for assigning the generic vi...
const GCNTargetMachine & getTM(const GCNSubtarget *STI)
This file defines the SmallString class.
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Target-Independent Code Generator Pass Configuration Options pass.
This pass exposes codegen information to IR-level passes.
static std::unique_ptr< TargetLoweringObjectFile > createTLOF()
#define LLVM_C_ABI
LLVM_C_ABI is the export/visibility macro used to mark symbols declared in llvm-c as exported when bu...
Definition Visibility.h:40
static bool is64Bit(const char *name)
static cl::opt< bool > EnableTileRAPass("x86-tile-ra", cl::desc("Enable the tile register allocation pass"), cl::init(true), cl::Hidden)
static cl::opt< bool > EnableMachineCombinerPass("x86-machine-combiner", cl::desc("Enable the machine combiner pass"), cl::init(true), cl::Hidden)
static CodeModel::Model getEffectiveX86CodeModel(const Triple &TT, std::optional< CodeModel::Model > CM, bool JIT)
static bool onlyAllocateTileRegisters(const TargetRegisterInfo &TRI, const MachineRegisterInfo &MRI, const Register Reg)
LLVM_C_ABI void LLVMInitializeX86Target()
This file a TargetTransformInfoImplBase conforming object specific to the X86 target machine.
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Definition Attributes.h:69
LLVM_ABI StringRef getValueAsString() const
Return the attribute's value as a string.
bool isValid() const
Return true if the attribute is any kind of attribute.
Definition Attributes.h:223
CodeGenTargetMachineImpl(const Target &T, StringRef DataLayoutString, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, CodeGenOptLevel OL)
virtual void reset()
Reset internal state.
Lightweight error class with error context and mandatory checking.
Definition Error.h:159
This pass is responsible for selecting generic machine instructions to target-specific instructions.
This class is intended to be used as a base class for asm properties and features specific to the tar...
Definition MCAsmInfo.h:64
ExceptionHandling getExceptionHandlingType() const
Definition MCAsmInfo.h:633
Function & getFunction()
Return the LLVM function that this machine code represents.
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
A Module instance is used to store all the information related to an LLVM module.
Definition Module.h:67
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
This pass implements the reg bank selector pass used in the GlobalISel pipeline.
Wrapper class representing virtual and physical registers.
Definition Register.h:20
Instances of this class encapsulate one diagnostic report, allowing printing to a raw_ostream as a ca...
Definition SourceMgr.h:297
Represents a range in source code.
Definition SMLoc.h:47
A ScheduleDAG for scheduling lists of MachineInstr.
ScheduleDAGMILive is an implementation of ScheduleDAGInstrs that schedules machine instructions while...
ScheduleDAGMI is an implementation of ScheduleDAGInstrs that simply schedules machine instructions ac...
void addMutation(std::unique_ptr< ScheduleDAGMutation > Mutation)
Add a postprocessing step to the DAG builder.
SmallString - A SmallString is just a SmallVector with methods and accessors that make it work better...
Definition SmallString.h:26
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
Definition StringRef.h:472
void setSupportsDebugEntryValues(bool Enable)
Triple TargetTriple
Triple string, CPU name, and target feature strings the TargetMachine instance is created with.
const Triple & getTargetTriple() const
void setMachineOutliner(bool Enable)
unsigned getPointerSize(unsigned AS) const
Get the pointer size for this target.
std::unique_ptr< const MCSubtargetInfo > STI
TargetOptions Options
void resetTargetOptions(const Function &F) const
Reset the target options based on the function's attributes.
Target-Independent Code Generator Pass Configuration Options.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
virtual void addMachineSSAOptimization()
addMachineSSAOptimization - Add standard passes that optimize machine instructions in SSA form.
virtual bool addRegAssignAndRewriteOptimized()
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
TargetSubtargetInfo - Generic base class for all target subtargets.
This pass provides access to the codegen interfaces that are needed for IR-level transformations.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
X86MachineFunctionInfo - This class is derived from MachineFunction and contains private X86 target-s...
bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override
Returns true if a cast between SrcAS and DestAS is a noop.
MachineFunctionInfo * createMachineFunctionInfo(BumpPtrAllocator &Allocator, const Function &F, const TargetSubtargetInfo *STI) const override
Create the target's instance of MachineFunctionInfo.
yaml::MachineFunctionInfo * convertFuncInfoToYAML(const MachineFunction &MF) const override
Allocate and initialize an instance of the YAML representation of the MachineFunctionInfo.
const X86Subtarget * getSubtargetImpl() const =delete
ScheduleDAGInstrs * createMachineScheduler(MachineSchedContext *C) const override
Create an instance of ScheduleDAGInstrs to be run within the standard MachineScheduler pass for this ...
ScheduleDAGInstrs * createPostMachineScheduler(MachineSchedContext *C) const override
Similar to createMachineScheduler but used when postRA machine scheduling is enabled.
TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
bool parseMachineFunctionInfo(const yaml::MachineFunctionInfo &, PerFunctionMIParsingState &PFS, SMDiagnostic &Error, SMRange &SourceRange) const override
Parse out the target's MachineFunctionInfo from the YAML reprsentation.
~X86TargetMachine() override
TargetTransformInfo getTargetTransformInfo(const Function &F) const override
Get a TargetTransformInfo implementation for the target.
yaml::MachineFunctionInfo * createDefaultFuncInfoYAML() const override
Allocate and return a default initialized instance of the YAML representation for the MachineFunction...
X86TargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
Create an X86 target.
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
@ DynamicNoPIC
Definition CodeGen.h:25
@ X86
Windows x64, Windows Itanium (IA-64)
Definition MCAsmInfo.h:50
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
ScheduleDAGMILive * createSchedLive(MachineSchedContext *C)
Create the standard converging machine scheduler.
LLVM_ABI FunctionPass * createIndirectBrExpandPass()
FunctionPass * createX86WinEHStatePass()
Return an IR pass that inserts EH registration stack objects and explicit EH state updates.
void initializeX86TileConfigPass(PassRegistry &)
FunctionPass * createX86LowerAMXIntrinsicsLegacyPass()
void initializeX86PartialReductionLegacyPass(PassRegistry &)
FunctionPass * createX86ExpandPseudoLegacyPass()
Returns an instance of the pseudo instruction expansion pass.
FunctionPass * createX86SuppressAPXForRelocationPass()
void initializeX86CallFrameOptimizationPass(PassRegistry &)
LLVM_ABI ModulePass * createJMCInstrumenterPass()
JMC instrument pass.
FunctionPass * createX86OptimizeLEAsLegacyPass()
void initializeFixupBWInstPassPass(PassRegistry &)
void initializeX86LoadValueInjectionRetHardeningPassPass(PassRegistry &)
FunctionPass * createX86LoadValueInjectionLoadHardeningPass()
FunctionPass * createX86IssueVZeroUpperPass()
This pass inserts AVX vzeroupper instructions before each call to avoid transition penalty between fu...
LLVM_ABI FunctionPass * createGreedyRegisterAllocator()
Greedy register allocation pass - This pass implements a global register allocator for optimized buil...
void initializeX86ArgumentStackSlotPassPass(PassRegistry &)
void initializeX86SpeculativeLoadHardeningPassPass(PassRegistry &)
FunctionPass * createX86DynAllocaExpanderLegacyPass()
void initializeWinEHStatePassPass(PassRegistry &)
@ DwarfCFI
DWARF-like instruction based exceptions.
Definition CodeGen.h:55
LLVM_ABI FunctionPass * createPseudoProbeInserter()
This pass inserts pseudo probe annotation for callsite profiling.
Target & getTheX86_32Target()
FunctionPass * createX86GlobalBaseRegPass()
This pass initializes a global base register for PIC on x86-32.
FunctionPass * createX86FixupBWInsts()
Return a Machine IR pass that selectively replaces certain byte and word instructions by equivalent 3...
void initializeX86LowerAMXIntrinsicsLegacyPassPass(PassRegistry &)
FunctionPass * createX86DomainReassignmentPass()
Return a Machine IR pass that reassigns instruction chains from one domain to another,...
FunctionPass * createX86LoadValueInjectionRetHardeningPass()
FunctionPass * createX86SpeculativeExecutionSideEffectSuppression()
FunctionPass * createX86PartialReductionLegacyPass()
FunctionPass * createCleanupLocalDynamicTLSPass()
This pass combines multiple accesses to local-dynamic TLS variables so that the TLS base address for ...
void initializeX86DynAllocaExpanderLegacyPass(PassRegistry &)
void initializeX86FastTileConfigPass(PassRegistry &)
FunctionPass * createCFGuardDispatchPass()
Insert Control FLow Guard dispatches on indirect function calls.
Definition CFGuard.cpp:312
LLVM_ABI std::unique_ptr< CSEConfigBase > getStandardCSEConfigForOpt(CodeGenOptLevel Level)
Definition CSEInfo.cpp:89
FunctionPass * createX86CompressEVEXPass()
This pass compress instructions from EVEX space to legacy/VEX/EVEX space when possible in order to re...
FunctionPass * createX86ArgumentStackSlotPass()
void initializeX86PreTileConfigPass(PassRegistry &)
LLVM_ABI char & EarlyIfConverterLegacyID
EarlyIfConverter - This pass performs if-conversion on SSA form by inserting cmov instructions.
FunctionPass * createX86CmovConverterPass()
This pass converts X86 cmov instructions into branch when profitable.
FunctionPass * createX86TileConfigPass()
Return a pass that config the tile registers.
FunctionPass * createX86PadShortFunctions()
Return a pass that pads short functions with NOOPs.
void initializeX86DomainReassignmentPass(PassRegistry &)
void initializeX86LoadValueInjectionLoadHardeningPassPass(PassRegistry &)
void initializeX86SuppressAPXForRelocationPassPass(PassRegistry &)
FunctionPass * createX86FastPreTileConfigPass()
Return a pass that preconfig the tile registers before fast reg allocation.
std::unique_ptr< ScheduleDAGMutation > createX86MacroFusionDAGMutation()
Note that you have to add: DAG.addMutation(createX86MacroFusionDAGMutation()); to X86TargetMachine::c...
void initializeX86AvoidSFBPassPass(PassRegistry &)
FunctionPass * createX86LowerTileCopyPass()
Return a pass that lower the tile copy instruction.
LLVM_ABI char & MachineCombinerID
This pass performs instruction combining using trace metrics to estimate critical-path and resource d...
void initializeX86FastPreTileConfigPass(PassRegistry &)
void initializeX86PreLegalizerCombinerPass(PassRegistry &)
static Reloc::Model getEffectiveRelocModel(std::optional< Reloc::Model > RM)
FunctionPass * createX86SpeculativeLoadHardeningPass()
FunctionPass * createX86FixupSetCC()
Return a pass that transforms setcc + movzx pairs into xor + setcc.
FunctionPass * createX86IndirectBranchTrackingPass()
This pass inserts ENDBR instructions before indirect jump/call destinations as part of CET IBT mechan...
void initializeX86AsmPrinterPass(PassRegistry &)
FunctionPass * createX86InsertX87waitPass()
This pass insert wait instruction after X87 instructions which could raise fp exceptions when strict-...
void initializeX86ExpandPseudoLegacyPass(PassRegistry &)
ScheduleDAGMI * createSchedPostRA(MachineSchedContext *C)
Create a generic scheduler with no vreg liveness or DAG mutation passes.
void initializeX86FixupSetCCPassPass(PassRegistry &)
LLVM_ABI FunctionPass * createKCFIPass()
Lowers KCFI operand bundles for indirect calls.
Definition KCFI.cpp:61
LLVM_ABI char & LiveRangeShrinkID
LiveRangeShrink pass.
void initializeX86FlagsCopyLoweringLegacyPass(PassRegistry &)
FunctionPass * createX86FixupInstTuning()
Return a pass that replaces equivalent slower instructions with faster ones.
void initializeX86AvoidTrailingCallLegacyPassPass(PassRegistry &)
void initializeX86WinEHUnwindV2Pass(PassRegistry &)
FunctionPass * createX86ISelDag(X86TargetMachine &TM, CodeGenOptLevel OptLevel)
This pass converts a legalized DAG into a X86-specific DAG, ready for instruction scheduling.
void initializeX86LowerTileCopyPass(PassRegistry &)
LLVM_ABI void initializePseudoProbeInserterPass(PassRegistry &)
FunctionPass * createX86FixupLEAsLegacyPass()
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
LLVM_ABI FunctionPass * createCFGuardLongjmpPass()
Creates CFGuard longjmp target identification pass.
FunctionPass * createX86FlagsCopyLoweringLegacyPass()
LLVM_ATTRIBUTE_VISIBILITY_DEFAULT AnalysisKey InnerAnalysisManagerProxy< AnalysisManagerT, IRUnitT, ExtraArgTs... >::Key
FunctionPass * createX86FastTileConfigPass()
Return a pass that config the tile registers after fast reg allocation.
void initializeX86FPStackifierLegacyPass(PassRegistry &)
LLVM_ABI FunctionPass * createInterleavedAccessPass()
InterleavedAccess Pass - This pass identifies and matches interleaved memory accesses to target speci...
LLVM_ABI void initializeGlobalISel(PassRegistry &)
Initialize all passes linked into the GlobalISel library.
void initializeFixupLEAsLegacyPass(PassRegistry &)
LLVM_ABI void initializeKCFIPass(PassRegistry &)
void initializeX86FixupInstTuningPassPass(PassRegistry &)
void initializeX86LowerAMXTypeLegacyPassPass(PassRegistry &)
void initializeX86CmovConverterPassPass(PassRegistry &)
LLVM_ABI FunctionPass * createBreakFalseDeps()
Creates Break False Dependencies pass.
FunctionPass * createX86CallFrameOptimization()
Return a pass that optimizes the code-size of x86 call sequences.
FunctionPass * createX86FPStackifierLegacyPass()
LLVM_ABI FunctionPass * createUnpackMachineBundles(std::function< bool(const MachineFunction &)> Ftor)
FunctionPass * createX86WinEHUnwindV2Pass()
// Analyzes and emits pseudos to support Win x64 Unwind V2.
FunctionPass * createX86LowerAMXTypeLegacyPass()
FunctionPass * createX86PreLegalizerCombiner()
void initializeX86SpeculativeExecutionSideEffectSuppressionPass(PassRegistry &)
void initializeCompressEVEXPassPass(PassRegistry &)
FunctionPass * createCFGuardCheckPass()
Insert Control FLow Guard checks on indirect function calls.
Definition CFGuard.cpp:308
LLVM_ABI FunctionPass * createEHContGuardTargetsPass()
Creates Windows EH Continuation Guard target identification pass.
void initializeX86FixupVectorConstantsPassPass(PassRegistry &)
FunctionPass * createX86IndirectThunksPass()
This pass creates the thunks for the retpoline feature.
LLVM_ABI FunctionPass * createAtomicExpandLegacyPass()
AtomicExpandPass - At IR level this pass replace atomic instructions with __atomic_* library calls,...
BumpPtrAllocatorImpl<> BumpPtrAllocator
The standard BumpPtrAllocator which just uses the default template parameters.
Definition Allocator.h:383
Target & getTheX86_64Target()
FunctionPass * createX86FixupVectorConstants()
Return a pass that reduces the size of vector constant pool loads.
LLVM_ABI FunctionPass * createCFIInstrInserter()
Creates CFI Instruction Inserter pass.
void initializeX86ExecutionDomainFixPass(PassRegistry &)
FunctionPass * createX86PreTileConfigPass()
Return a pass that insert pseudo tile config instruction.
FunctionPass * createX86ReturnThunksPass()
This pass replaces ret instructions with jmp's to __x86_return thunk.
FunctionPass * createX86AvoidStoreForwardingBlocks()
Return a pass that avoids creating store forward block issues in the hardware.
void initializeX86ReturnThunksPass(PassRegistry &)
void initializeX86DAGToDAGISelLegacyPass(PassRegistry &)
void initializeX86OptimizeLEAsLegacyPass(PassRegistry &)
FunctionPass * createX86AvoidTrailingCallLegacyPass()
LLVM_ABI void reportFatalUsageError(Error Err)
Report a fatal error that does not indicate a bug in LLVM.
Definition Error.cpp:180
MachineFunctionInfo - This class can be derived from and used by targets to hold private target-speci...
static FuncInfoTy * create(BumpPtrAllocator &Allocator, const Function &F, const SubtargetTy *STI)
Factory function: default behavior is to call new using the supplied allocator.
MachineSchedContext provides enough context from the MachineScheduler pass for the target to instanti...
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
Definition Alignment.h:106
RegisterTargetMachine - Helper template for registering a target machine implementation,...
Targets should override this in a way that mirrors the implementation of llvm::MachineFunctionInfo.